# UNIVERSITY OF CALIFORNIA, BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences

Jan M. Rabaey

#### Homework #4

**EECS 141 (SP10)** 

Due Friday, February 26, 5pm, box in 240 Cory

## [PROBLEM 1] Capacitive Coupling

Fig.1 shows a circuit that has two interconnect lines with a large coupling capacitance between them. (35 pts)



(a) Estimate the peak value of noise on the victim line when the aggressor line switches by 1.2V with zero rising time? The aggressor is  $V_{OUT1}$ , and the victim is  $V_{OUT2}$ . Assume that  $V_{OUT2}$ =0, i.e.  $V_{IN2}$ =1.2V initially. Ron of nMOS,  $R_{ON,n}$ , and pMOS,  $R_{ON,p}$ , in INV2 is 1M $\Omega$ . (5 pts)

If the aggressor switches by,

$$\Delta V_A = 1.2V$$

then the peak value of noise on the victim line will be,

$$\Delta V_{V} = \frac{C_{C}\Delta V_{A}}{(C_{L2} + C_{C})} = \frac{(100fF)(1.2V)}{(50fF + 100fF)} = 0.8V$$

(b) What is the delay from  $V_{IN1}$  rising to  $V_{OUT1}$  falling with step input of  $V_{IN1}$  when  $V_{IN2} = V_{DD}$  (no transition)? How much energy is **drawn from supply** in this case? Assume that Ron of nMOS,  $R_{ON,n}$ , and pMOS,  $R_{ON,p}$ , in each inverter is equal to  $1k\Omega$ . (10pts)

Delay = 
$$ln(2) * R_{ON} * (C_{1.1} + C_{C}) = ln(2)*1k*150fF = 103.97pS$$

Either i) or ii) will be given full credit if the process and the answer is right.

i) Energy drawn from supply:

 $E_{SUPPLY} = None$ 

ii) Energy dissipated in the circuit

$$E_{DISS} = \frac{1}{2} * (C_{L1} + C_C) * V_{DD}^2 = \frac{1}{2} * 150 fF * 1.2^2 = 108 fJ$$

(c) What is the delay from  $V_{IN1}$  rising to  $V_{OUT1}$  falling when  $V_{IN2}$  transits from 0 to  $V_{DD}$  at the same time as VIN1? How much energy is **drawn from supply** in this case? Assume that Ron of nMOS,  $R_{ON,n}$ , and pMOS,  $R_{ON,p}$ , in each inverter is equal to  $1k\Omega$ . (10pts)

Delay = 
$$ln(2) * R_{ON} * C_{L1} = ln(2)*1k*50fF = 34.66pS$$

Either i) or ii) will be given full credit if the process and the answer is right.

i) Energy drawn from supply:

 $E_{SUPPLY} = None$ 

ii) Energy dissipated in the circuit: two inverters dissipate energy.

$$E_{SUPPLY} = \frac{1}{2} * C_{L1} * V_{DD}^2 * 2 = \frac{1}{2} * 50 \text{fF} * 1.2^2 * 2 = 72 \text{fJ}$$

(d) What is the worst case delay, or maximum delay, from  $V_{IN1}$  to  $V_{OUT1}$ ? What is energy **drawn from supply** in this case? Assume that Ron of nMOS,  $R_{ON,n}$ , and pMOS,  $R_{ON,p}$ , in each inverter is equal to  $1k\Omega$ . (10pts)

Delay = 
$$ln(2) * R_{ON} * (C_{L1} + 2*C_C) = ln(2)*1k*250fF = 173.28pS$$

Either i) or ii) will be given full credit if the process and the answer is right.

Energy drawn from supply:

$$E_{SUPPLY} = (C_{L1} + 2^*C_C) * V_{DD}^2 = 250 \text{fF} * 1.2^2 = 360 \text{fJ}$$

ii) Energy dissipated in the circuit: two inverters dissipate energy.

$$E_{SUPPLY} = \frac{1}{2} * (C_{L1} + 2 * C_C) * V_{DD}^2 * 2 = \frac{1}{2} * 250 \text{ fF} * 1.2^2 * 2 = 3600 \text{ fJ}$$

## [PROBLEM 2] Inverter and Wiring Delay

Fig.2. shows a pair of symmetrically sized inverters, Ron\_nmos=Ron\_pmos, driving a large capacitive load, CL=10pF, with input buffer having an output resistance of  $1k\Omega$ . The first inverter, INV1, is made of thin-oxide transistors and has an intrinsic delay of 20pS, tinv\_thin. The second inverter, INV2, is made with thick-oxide transistors and has an intrinsic delay of 50pS, tinv\_thick. Assume that a symmetrical, unit sized (size=1) inverter has input capacitance  $C_{ginv}$ =3fF and  $\gamma$ =1 ( $C_G$ = $C_D$ ) for both thin and thick oxide devices. (45pts)



Fig.2.

(a) Find Cint, intrinsic or diffusion capacitance of a transistor, and Req, equivalent resistance of a transistor, for a unit size inverter (size=1) made of thin-transistors and for a unit size inverter (size=1) made of thick-oxide transistor. (i.e. Fine Cint\_thin, Req\_thin, Cint\_thick, and Req\_thick)

```
Cint_thin = \gamma * C_{Gg,inv} = 3fF

tp_thin = 20pS = In(2) * Req_thin * Cint_thin

∴ Cint_thin = 3fF, and Req_thin = 9.62k\Omega

Cint_thick = \gamma * C_{g,inv} = 3fF

tp_thick = 50pS = In(2) * Req_thick * Cint_thick

∴ Cint_thick = 3fF, and Req_thick = 24.04k\Omega
```

(b) Assume the size of INV2 is given as 'b'. Find the size of INV1, a, in terms of b in order to minimize the overall delay from  $V_{IN}$  to  $V_{OUT}$ .



For minimum delay, each stage should have the same delay. Ro \* a \*  $C_{ginv}$ \_thin = (Req\_thin / a) \* (b \*  $C_{ginv}$ \_thick)  $a^2 = (Req_thin / Ro) * (C_{ginv}$ \_thick /  $C_{ginv}$ \_thin) \* b a = sqrt[ (9.62k/1k) \* b ] = 3.1 \* sqrt(b)

(c) Assume the size of INV1 is given as 'a'. Find the size of INV2, b, in terms of b in order to minimize the overall delay from  $V_{IN}$  to  $V_{OUT}$ .



 $\begin{array}{l} (Req\_thin \ / \ a) \ ^* \ (b \ ^* \ C_{ginv}\_thick) = (Req\_thick \ / \ b) \ ^* \ C_L \\ b^2 = (Req\_thick \ / \ Req\_thin) \ ^* \ (C_L \ / \ C_{ginv}\_thick) \ ^* \ a \\ b = sqrt[ \ (24.04k/9.62k) \ ^* \ (10p \ / \ 3f) \ ^* \ a \ ] = 91.27 \ ^* \ sqrt(a) \\ \end{array}$ 

(d) From your answer (b) and (c), calculate 'a' and 'b'.

```
From (b), a = 3.1 * sqrt(b) \rightarrow a^2 = 9.61b

From (c), b = 91.27 * sqrt(a) \rightarrow b^2 = 8330a

b^4 = 8330^2 * 9.61 * b \rightarrow b \cong 874, a = sqrt (9.61*874) \cong 92
```

(e) Due to the two inverters' position in the chip, the INV1 and INV2 are connected with metal-1 wire, 1mm long and 1um wide. Assume the wire is over field oxide with no other wire nearby. The sheet resistance of aluminum in metal-1 is  $100 \text{m}\Omega/\Box$ , one side fringing capacitance from metal-1 to substrate is 40 aF/um, and bottom plate capacitance is 30 aF/um2.

Find the equivalent lumped element resistance and capacitance for this wire. Sketch a schematic for a lumped RC model of the connection between the two inverters, including relevant capacitances and resistances from the inverters themselves.



(f) Assume the size of the INV2 is given as 'b'. Find the size of the INV1, a, in terms of b that minimize the overall delay with wiring parasitic present.



# [PROBLEM 3] MOS MODEL



Fig.3.

- (a) Find the region of operation for each transistor in Fig.3. Assume  $V_{TO}$ =0.4V.
- i) Velocity Saturation

$$V_{GT} = V_{GS} - V_{TO} = 1.2V - 0.4V = 0.8V > 0$$

 $V_{DS} = 1.2 \text{ V}$ 

 $V_{D,VSAT}$  = Ec \* L = 6 V/um \* 100nm = 0.6V (Unified Model)

(or  $V_{D,VSAT}=1/(1+V_{GT}/Ec^*L)^*V_{GT}=1/(1+0.8/0.6)^*0.8=0.43V$  (Velocity Saturation Model) )

 $V_{DS,eff} = min(V_{GT}, V_{DS}, V_{D,VSAT}) = V_{D,VSAT}$ 

## ii) Cutoff

$$\begin{aligned} V_T &= V_{TO} + \gamma^* [sqrt(2^* \phi_F + V_{SB}) - sqrt(2^* \phi_F)] \\ &= 0.4 + 0.2^* [sqrt(0.88 + 1.1) - sqrt(0.88)] = 0.494V \end{aligned}$$

$$V_{GT} = V_{GS} - V_T = 0.1 - 0.494 < 0$$

## iii) Linear

$$V_{GT} = V_{GS} - V_{TO} = 1.2V - 0.4V = 0.8V > 0$$

$$V_{DS} = 0.2 V$$

$$V_{D,VSAT}$$
 = Ec \* L = 6 V/um \* 100nm = 0.6V (Unified Model)

$$(or \ V_{D,VSAT} = 1/(1 + V_{GT}/Ec^*L)^*V_{GT} = 1/(1 + 0.8/0.6)^*0.8 = 0.43V \ (Velocity \ Saturation \ Model) \ )$$

$$V_{DS,eff} = min(V_{GT}, V_{DS}, V_{D,VSAT}) = V_{DS}$$

## iv) Saturation

$$V_T = V_{TO} + \gamma^* [sqrt(2^* \phi_F + V_{SB}) - sqrt(2^* \phi_F)]$$

$$= 0.4+0.2*[sqrt(0.88+0.2)-sqrt(0.88)] = 0.42V$$

$$V_{GT} = V_{GS} - V_T = 0.8V - 0.42V = 0.38V > 0$$

$$V_{DS} = 1.0 \text{ V}$$

$$V_{D,VSAT}$$
 = Ec \* L = 6 V/um \* 100nm = 0.6V (Unified Model)

(or 
$$V_{D,VSAT}=1/(1+V_{GT}/Ec^*L)^*V_{GT}=1/(1+0.8/0.6)^*0.8=0.43V$$
 (Velocity Saturation Model) )

$$V_{DS,eff} = min(V_{GT}, V_{DS}, V_{D,VSAT}) = V_{GT}$$

(b) Calculate the nMOS transistor current in each of the cases in Fig.3..

Use the following parameters if needed:  $V_{TO}=0.4V$ ,  $E_{C}=6V/\mu m$ , L=100nm, W=400nm,  $v_{sat}=8X10^6 cm/sec$ ,  $C_{OX}=1.6X10^{-6}F/cm^2$ , un=270cm<sup>2</sup>/V-sec,  $\gamma=0.2(V^{1/2})$ ,  $2|\phi_F|=0.88V$ ,  $\lambda=0.7V^{-1}$ .

i) Transistor is in the velocity saturation region.

$$\begin{split} I_{DS} &= un^*Cox^*(W/L)^*(V_{GT} - V_{DS\_eff}/2)^*V_{DS\_eff}^*(1 + \lambda^*V_{DS}) \\ &= 270^*1.6e - 6^*(400/100)^*(0.8 - 0.6/2)^*0.6^*(1 + 0.7^*1.2) \\ &\cong 954uA \; (Unified \; Model) \end{split}$$

Or 
$$I_{DS}$$
 = un\*Cox\*(W/L)/(1+V<sub>D,VSAT</sub>/Ec\*L)\*(V<sub>GT</sub> - V<sub>D,VSAT</sub>/2)\*V<sub>D,VSAT</sub>\*(1+  $\lambda$ \*V<sub>DS</sub>)  
= 270\*1.6e-6\*(400/100)/(1+0.43/0.6)\*(0.8-0.43/2)\*0.43\*(1+0.7\*1.2)  
 $\cong$  466uA (Velocity Saturation Model)

ii) Transistor is in cutoff.

 $I_{DS} = I_{sub}$  or  $I_{DS} = 0$  (if we ignore sub-threshold current).

iii) Transistor is in the linear region.

$$\begin{split} I_{DS} &= un^*Cox^*(W/L)^*(V_{GT} - V_{DS\_eff}/2)^*V_{DS\_eff}^*(1 + \lambda^*V_{DS}) \\ &= 270^*1.6e - 6^*(400/100)^*(0.8 - 0.2/2)^*0.2^*(1 + 0.7^*0.2) \\ &\cong 276uA \text{ (Unified Model)} \end{split}$$

iv) Transistor is in the saturation region.

$$\begin{split} I_{DS} &= un^*Cox^*(W/L)^*(V_{GT} - V_{DS\_eff}/2)^*V_{DS\_eff}^*(1+\lambda^*V_{DS}) \\ &= 270^*1.6e - 6^*(400/100)^*(0.38 - 0.38/2)^*0.38^*(1 + 0.7^*1.0) \\ &\cong 212uA \text{ (Unified Model)} \end{split}$$